Name: Thong Thach

SID:862224662

UCR net ID: <a href="mailto:tthac005@ucr.edu">tthac005@ucr.edu</a>

Session: 022, Thursday 8-10:50

ENGR netID: tthach

LAB 4

## Verilog code:

```
module fa_4bit( cin, cout, ain, bin, sum );
```

input cin;

input [3:0] ain, bin;

output [3:0] sum;

output cout;

assign  $\{cout, sum\} = ain + bin + cin;$ 

endmodule // fa\_4bit

## 1) Simulation result of example counter:

Chronologic VCS simulator copyright 1991-2022

Contains Synopsys proprietary information.

Compiler version T-2022.06-1; Runtime version T-2022.06-1; Mar 9 10:41 2023

time= 0 ns, clk=0, reset=0, out=xxxx

time= 10 ns, clk=1, reset=0, out=xxxx

time= 11 ns, clk=1, reset=1, out=xxxx

time= 20 ns, clk=0, reset=1, out=xxxx

time= 30 ns, clk=1, reset=1, out=xxxx

time= 31 ns, clk=1, reset=0, out=0000

time= 40 ns, clk=0, reset=0, out=0000

time= 50 ns, clk=1, reset=0, out=0000

time= 51 ns, clk=1, reset=0, out=0001

time= 60 ns, clk=0, reset=0, out=0001

time= 70 ns, clk=1, reset=0, out=0001

time= 71 ns, clk=1, reset=0, out=0010

time= 80 ns, clk=0, reset=0, out=0010

time= 90 ns, clk=1, reset=0, out=0010

time= 91 ns, clk=1, reset=0, out=0011

time= 100 ns, clk=0, reset=0, out=0011

time= 110 ns, clk=1, reset=0, out=0011

time= 111 ns, clk=1, reset=0, out=0100

time= 120 ns, clk=0, reset=0, out=0100

time= 130 ns, clk=1, reset=0, out=0100

time= 131 ns, clk=1, reset=0, out=0101

time= 140 ns, clk=0, reset=0, out=0101

time= 150 ns, clk=1, reset=0, out=0101

time= 151 ns, clk=1, reset=0, out=0110

time= 160 ns, clk=0, reset=0, out=0110

time= 170 ns, clk=1, reset=0, out=0110

All tests completed sucessfully

\$finish called from file "counter\_tb.v", line 55.

\$finish at simulation time 171.0 ns

VCS Simulation Report

Time: 171000 ps

CPU Time: 0.480 seconds; Data structure size: 0.0Mb

Thu Mar 9 10:41:52 2023

#### The result of gate-level for 4-bit full adder,fa\_4bit\_synthesozed.v

Beginning Pass 1 Mapping

-----

Processing 'fa\_4bit'

Updating timing information

Information: Updating design information... (UID-85)

Information: Design 'fa\_4bit' has no optimization constraints set. (OPT-108)

Beginning Implementation Selection

\_\_\_\_\_

Processing 'fa\_4bit\_DW01\_add\_0'

Beginning Mapping Optimizations (Medium effort)

-----

Structuring 'fa\_4bit'

Mapping 'fa\_4bit'

TOTAL

|         |       | TOTIL |     |      |      |      |          |
|---------|-------|-------|-----|------|------|------|----------|
| ELAPSE  | D '   | WORST | NEG | SETU | P DE | SIGN |          |
| TIME    | AREA  | SLAC  | K C | OST  | RULE | COST | ENDPOINT |
|         |       |       |     |      |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |
| 0:00:01 | 165.9 | 0.00  | 0.0 | 0.0  |      |      |          |

| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
|---------|-------|------|-----|-----|
| 0.00.01 | 165 9 | 0.00 | 0.0 | 0.0 |

Beginning Delay Optimization Phase

-----

## TOTAL

| ELAPSE  | D '   | WORST | NEG  | SETU | JΡ | DESIGN  |      |       |
|---------|-------|-------|------|------|----|---------|------|-------|
| TIME    | AREA  | SLAC  | K CO | OST  | RU | LE COST | ENDF | POINT |
|         |       |       |      |      |    |         |      |       |
| 0:00:01 | 165.9 | 0.00  | 0.0  | 0.0  |    |         |      |       |
| 0:00:01 | 165.9 | 0.00  | 0.0  | 0.0  |    |         |      |       |
| 0:00:01 | 165.9 | 0.00  | 0.0  | 0.0  |    |         |      |       |

Beginning Area-Recovery Phase (cleanup)

-----

### TOTAL

| ELAPSE  | D     | WORST N | EG S | SETUP | DESI    | GN  |          |
|---------|-------|---------|------|-------|---------|-----|----------|
| TIME    | AREA  | SLACK   | CO   | ST F  | RULE CO | OST | ENDPOINT |
|         |       |         |      |       |         |     |          |
| 0.00.01 | 165 9 | 0.00    | 0.0  | 0.0   |         |     |          |

| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
|---------|-------|------|-----|-----|
| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |
| 0:00:01 | 165.9 | 0.00 | 0.0 | 0.0 |

Loading db file '/usr/local/synopsys/pdk/SAED90\_EDK/SAED\_EDK90nm\_REF/references/ChipTop/ref/saed90nm\_fr/LM/saed90nm\_typ.db'

Note: Symbol # after min delay cost means estimated hold TNS across all active s cenarios

Optimization Complete

\_\_\_\_\_









# For the GCD

# The result of gate-level for GCD unit ,GCDUnit\_synthesized.v





# report\_timing -transition\_time -nets -attributes -nosplit

Report: timing

-path full

-delay max

-nets

-max\_paths 1

-transition\_time

Design: gcdGCDUnit\_rtl

Version: T-2022.03-SP3

Date : Thu Mar 9 09:05:02 2023

\*\*\*\*\*\*\*\*\*\*\*\*

Operating Conditions: TYPICAL Library: saed90nm\_typ

Wire Load Model Mode: top

Startpoint: GCDdpath0/A reg reg[9]

(rising edge-triggered flip-flop clocked by ideal\_clock1)

Endpoint: GCDdpath0/A\_reg\_reg[14]

(rising edge-triggered flip-flop clocked by ideal\_clock1)

Path Group: ideal\_clock1

Path Type: max

#### Attributes:

d - dont\_touch

u - dont use

mo - map\_only

so - size only

i - ideal\_net or ideal\_network

inf - infeasible path

| Point                        | Fanout   | Trans | Incr | Path | Attrib | utes   |  |
|------------------------------|----------|-------|------|------|--------|--------|--|
|                              |          |       |      |      |        |        |  |
| clock ideal_clock1 (rise edg | e)       |       | 0.00 | 0.0  | 00     |        |  |
| clock network delay (ideal)  |          |       | 0.00 | 0.0  | 0      |        |  |
| GCDdpath0/A_reg_reg[9]/C     | CLK (DFF | ARX1) |      | 0.00 | 0.00   | 0.00 r |  |
| GCDdpath0/A_reg_reg[9]/0     | ) (DFFAR | X1)   | (    | 0.04 | 0.24   | 0.24 f |  |
| result_bits_data[9] (net)    | 4        | ļ     | 0.00 | 0.24 | f      |        |  |

| U228/QN (NOR2X0)            |           | 0.08 | 0.05   | 0.29 r |        |
|-----------------------------|-----------|------|--------|--------|--------|
| n312 (net)                  | 3         | 0.00 | 0.29 r |        |        |
| U139/QN (NOR2X0)            |           | 0.05 | 0.05   | 0.33 f |        |
| n142 (net)                  | 1         | 0.00 | 0.33 f |        |        |
| U133/QN (NOR2X0)            |           | 0.07 | 0.04   | 0.38 r |        |
| n321 (net)                  | 3         | 0.00 | 0.38 r |        |        |
| U157/QN (INVX0)             |           | 0.03 | 0.03   | 0.41 f |        |
| n157 (net)                  | 1         | 0.00 | 0.41 f |        |        |
| U128/QN (NAND2X1)           |           | 0.04 | 0.03   | 0.43 r |        |
| n163 (net)                  | 1         | 0.00 | 0.43 r |        |        |
| U248/QN (NAND2X1)           |           | 0.04 | 0.03   | 0.46 f |        |
| n206 (net)                  | 2         | 0.00 | 0.46 f |        |        |
| U304/QN (INVX0)             |           | 0.05 | 0.04   | 0.50 r |        |
| n345 (net)                  | 4         | 0.00 | 0.50 r |        |        |
| U314/Q (OA21X1)             |           | 0.04 | 0.09   | 0.59 r |        |
| n218 (net)                  | 1         | 0.00 | 0.59 r |        |        |
| U315/Q (OA21X1)             |           | 0.04 | 0.09   | 0.68 r |        |
| n220 (net)                  | 1         | 0.00 | 0.68 r |        |        |
| U317/Q (XNOR2X1)            |           | 0.04 | 0.12   | 0.80 r |        |
| n221 (net)                  | 1         | 0.00 | 0.80 r |        |        |
| U318/QN (NAND2X0)           |           | 0.06 | 0.04   | 0.84 f |        |
| n225 (net)                  | 1         | 0.00 | 0.84 f |        |        |
| U322/QN (NAND4X0)           |           | 0.07 | 0.04   | 0.88 r |        |
| n100 (net)                  | 1         | 0.00 | 0.88 r |        |        |
| GCDdpath0/A_reg_reg[14]/D ( | (DFFARX1) |      | 0.07   | 0.00   | 0.88 r |

| data arrival time                     | 0.88        |
|---------------------------------------|-------------|
| clock ideal_clock1 (rise edge)        | 1.00 1.00   |
| clock network delay (ideal)           | 0.00 1.00   |
| GCDdpath0/A_reg_reg[14]/CLK (DFFARX1) | 0.00 1.00 r |
| library setup time                    | -0.12 0.88  |
| data required time                    | 0.88        |
|                                       |             |
| data required time                    | 0.88        |
| data arrival time                     | -0.88       |
|                                       |             |

0.00

# report\_area -nosplit -hierarchy

report\_area -nosplit -hierarchy

\*\*\*\*\*\*\*\*\*\*\*\*

Report : area

slack (MET)

Design : gcdGCDUnit\_rtl

Version: T-2022.03-SP3 Date: Thu Mar 9 09:06:57 2023 \*\*\*\*\*\*\*\*\*\*\*\* Library(s) Used: saed90nm\_typ (File: /usr/local/synopsys/pdk/SAED90 EDK/SAED EDK90nm REF/references/ChipTop/ref/saed 90nm fr/LM/saed90nm typ.db) Number of ports: 54 Number of nets: 382 Number of cells: 314 Number of combinational cells: 280 Number of sequential cells: 34 Number of macros/black boxes: 0 30 Number of buf/inv: Number of references: 26 Combinational area: 1964.759012

Buf/Inv area: 176.037006

Noncombinational area: 1081.958015

Macro/Black Box area: 0.000000

Net Interconnect area: undefined (No wire load specified)

| Total cell area:     | 3046.717027                                |
|----------------------|--------------------------------------------|
| Total area:          | undefined                                  |
|                      |                                            |
| Hierarchical area di | stribution                                 |
|                      |                                            |
|                      |                                            |
|                      | Global cell area Local cell area           |
|                      |                                            |
| Hierarchical cell    | Absolute Percent Combi- Noncombi- Black-   |
|                      | Total Total national national boxes Design |
|                      |                                            |
| gcdGCDUnit_rtl       | 3046.7170 100.0 1964.7590 1081.9580 0.0000 |
| gcdGCDUnit_rtl       |                                            |
|                      |                                            |
| Total                | 1964.7590 1081.9580 0.0000                 |
|                      |                                            |

report\_power -nosplit -hierarchy

\*\*\*\*\*\*\*\*\*\*\*\*\*

```
-hier
    -analysis_effort low
Design: gcdGCDUnit rtl
Version: T-2022.03-SP3
Date: Tue Mar 14 22:24:25 2023
***********
Library(s) Used:
  saed90nm_typ (File:
/usr/local/synopsys/pdk/SAED90 EDK/SAED EDK90nm REF/references/ChipTop/ref/saed
90nm_fr/LM/saed90nm_typ.db)
Operating Conditions: TYPICAL Library: saed90nm_typ
Wire Load Model Mode: top
Global Operating Voltage = 1.2
Power-specific unit information:
  Voltage Units = 1V
  Capacitance Units = 1.000000pf
  Time Units = 1ns
```

Report: power

Dynamic Power Units = 1mW (derived from V,C,T units)

Leakage Power Units = 1pW

.....

Switch Int Leak Total

Hierarchy Power Power Power %

\_\_\_\_\_

gcdGCDUnit\_rtl 0.122 1.121 9.29e+06 1.252 100.0

1

## report reference -nosplit -hierarchy

Report : reference

Design: gcdGCDUnit rtl

Version: T-2022.03-SP3

Date: Sun Mar 5 18:20:03 2023

\*\*\*\*\*\*\*\*\*\*\*\*

#### Attributes:

- b black box (unknown)
- bo allows boundary optimization
- d dont\_touch
- mo map\_only
- h hierarchical
- n noncombinational
- r removable
- s synthetic operator
- u contains unmapped logic

| Reference | Library Unit Area Count Total Area Attributes |
|-----------|-----------------------------------------------|
|           |                                               |
| AND2X1    | saed90nm_typ 7.445000 4 29.780001             |
| AO21X1    | saed90nm_typ 10.138000 1 10.138000            |
| AO222X1   | saed90nm_typ 14.746000 16 235.936005          |
| AOINVX2   | saed90nm_typ 6.451000 1 6.451000              |
| DFFARX1   | saed90nm_typ 32.256001 32 1032.192017 n       |
| DFFX1     | saed90nm_typ 24.882999 2 49.765999 n          |
| INVX0     | saed90nm_typ 5.530000 28 154.840006           |
| INVX8     | saed90nm_typ 14.746000 1 14.746000            |
| ISOLANDX1 | saed90nm_typ 7.373000 1 7.373000              |
| ISOLORX1  | saed90nm_typ 7.387000 4 29.548000             |
| NAND2X0   | saed90nm_typ 5.443000 94 511.641985           |
| NAND2X1   | saed90nm_typ 5.501000 4 22.004000             |

| NAND2X2 | saed90nm_typ | 8.798000  | 3 26.394001   |
|---------|--------------|-----------|---------------|
| NAND2X4 | saed90nm_typ | 14.501000 | 1 14.501000   |
| NAND3X0 | saed90nm_typ | 7.373000  | 2 14.746000   |
| NAND4X0 | saed90nm_typ | 8.294000  | 16 132.703995 |
| NOR2X0  | saed90nm_typ | 5.530000  | 75 414.750016 |
| NOR2X1  | saed90nm_typ | 6.005000  | 2 12.010000   |
| NOR2X2  | saed90nm_typ | 9.216000  | 2 18.431999   |
| NOR2X4  | saed90nm_typ | 14.731000 | 1 14.731000   |
| OA21X1  | saed90nm_typ | 9.216000  | 5 46.079998   |
| OA22X1  | saed90nm_typ | 11.059000 | 1 11.059000   |
| OR3X1   | saed90nm_typ | 9.230000  | 1 9.230000    |
| OR4X1   | saed90nm_typ | 10.152000 | 2 20.304001   |
| XNOR2X1 | saed90nm_typ | 13.824000 | 8 110.592003  |
| XOR2X1  | saed90nm_typ | 13.824000 | 7 96.768003   |
|         |              |           |               |

Total 26 references 3046.717027

# Report\_resource -nosplit -hierarchy

Report : resources

Design: gcdGCDUnit\_rtl

Version: T-2022.03-SP3

Date: Thu Mar 9 09:03:34 2023

\*\*\*\*\*\*\*\*\*\*\*

| Resource I           | Report for this hierarchy in file ./gcd_dpath.v       |
|----------------------|-------------------------------------------------------|
| Cell                 | Module   Parameters   Contained Operations            |
| sub_x_2<br>  5)      | DW01_sub   width=16   GCDdpath0/sub_45 (gcd_dpath.v:4 |
| lt_x_3<br>)          | DW_cmp   width=16   GCDdpath0/lt_51 (gcd_dpath.v:51   |
|                      |                                                       |
| Implement            | ration Report                                         |
|                      | Current   Set                                         |
| Cell                 | Module   Implementation   Implementation              |
| =======<br>  sub_x_2 | DW01_sub   pparch (area,speed)                        |
| lt_x_3               | DW_cmp   pparch (area,speed)                          |

-----

\_\_\_\_\_

# Final Layout for GCD in Figure 51







#### The issue

The only small minor issue I ran into was the setup for the library. First I was confused about the interface the setup, and the setup for the LTU. However, after reading the lab manual for the second time, I understood more about the interface. The second minor issue I ran into was the GCD setup, I couldn't able to run the report somehow because I forgot to download the Verilog file for the GCD. I believe that's all the issues I encountered in this lab.